A 1-V 10.7MHz Fourth-Order Bandpass ΔΣ Modulators Using Two Switched Opamps
No Thumbnail Available
Date
2004-11-01
Authors
Chien-Hung Kuo
Shen-Iuan Liu
Journal Title
Journal ISSN
Volume Title
Publisher
Institute of Electrical and Electronics Engineers�(IEEE)
Abstract
A 1-V 10.7-MHz fourth-order bandpass delta-sigma
modulator using two switched opamps (SOPs) is presented. The
3/4 sampling frequency and the double-sampling techniques are
adapted for this modulator to relax the required clocking rate. The
presented modulator can not only reduce the number of SOPs, but
also the number of capacitors. It has been implemented in 0.25- m
1P5M CMOS process with MIM capacitors. The modulator can receive 10.7-MHz IF signals by using a clock frequency of 7.13 MHz.
A dynamic range of 62 dB within bandwidth of 200 kHz is achieved
and the power consumption of 8.45 mW is measured at 1-V supply
voltage. The image tone can be suppressed by 44 dB with respect
to the carrier. The in-band third-order intermodulation (IM3) distortion is 65 dBc below the desired signal.