A Fast-Locking DLL-Based Frequency Multiplier for Wide-range Operation

dc.contributor國立臺灣師範大學電機工程學系zh_tw
dc.contributor.authorChien-Hung Kuoen_US
dc.contributor.authorChing-Shan Chienen_US
dc.contributor.authorMeng-Feng Linen_US
dc.contributor.authorYen-Cheng Tsaien_US
dc.date.accessioned2014-10-30T09:28:40Z
dc.date.available2014-10-30T09:28:40Z
dc.date.issued2007-07-04zh_TW
dc.description.abstractIn this paper, a fast-locking delay-locked loop (DLL)-based frequency multiplier for wide-range operation is proposed. A programmable charging circuit (PCC) to the loop filter is developed to accelerate the locking time of DLL. In the presented DLL, the pseudo-differential delay cell is adopted in the voltage-controlled delay line (VCDL) for the suppression of the common-mode noise. Five clock cycles of the least lock time can be reached in the presented DLL. A new DLL-based frequency multiplier with less active devices is also proposed to promote the operating frequency range from 200 MHz to 2.1 GHz. The simulated cycle-to-cycle jitter of the DLL is 31 ps at 320 MHz of the reference input. The prototype circuit has been fabricated in a 0.18 μm 1P6M CMOS technology. The core area excluding PADs is 0.36x0.37 mm2. The power consumption of the proposed DLL is 24 mW from a 1.8 V of supply voltage.en_US
dc.identifierntnulib_tp_E0610_02_003zh_TW
dc.identifier.urihttp://rportal.lib.ntnu.edu.tw/handle/20.500.12235/32212
dc.languageenzh_TW
dc.relationThe 5th IASTED International Conference on Circuits, Signals and Systems, Banff, Canada, pp. 105-110.en_US
dc.subject.otherClock generatoren_US
dc.subject.otherdelay-locked loops (DLLs)en_US
dc.subject.otherfrequency multiplieren_US
dc.subject.otherprogrammable charging circuit (PCC)en_US
dc.subject.otherfast-locking DLLen_US
dc.titleA Fast-Locking DLL-Based Frequency Multiplier for Wide-range Operationen_US

Files

Collections