Optimization of Pattern Matching Circuits for Regular Expression on FPGA

dc.contributor國立臺灣師範大學科技應用與人力資源發展學系zh_tw
dc.contributor.authorCheng-Hung Linen_US
dc.contributor.authorChih-Tsun Huangen_US
dc.contributor.authorChang-Ping Jiangen_US
dc.contributor.authorShih Chieh Changen_US
dc.date.accessioned2014-10-30T09:35:08Z
dc.date.available2014-10-30T09:35:08Z
dc.date.issued2007-12-01zh_TW
dc.description.abstractRegular expressions are widely used in the network intrusion detection system (NIDS) to represent attack patterns. Previously, many hardware architectures have been proposed to accelerate regular expression matching using field-programmable gate array (FPGA) because FPGAs allow updating of new attack patterns. Because of the increasing number of attacks, we need to accommodate a large number of regular expressions on FPGAs. Although the minimization of logic equations has been studied intensively in the area of computer-aided design (CAD), the minimization of multiple regular expressions has been largely neglected. This paper presents a novel sharing architecture allowing our algorithm to extract and share common subregular expressions. Experimental results show that our sharing scheme significantly reduces the area of pattern matching circuits for regular expression.en_US
dc.description.urihttp://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=4378271&tag=1zh_TW
dc.identifierntnulib_tp_E0213_01_003zh_TW
dc.identifier.issn1063-8210zh_TW
dc.identifier.urihttp://rportal.lib.ntnu.edu.tw/handle/20.500.12235/36372
dc.languageenzh_TW
dc.relationIEEE Transactions on Very Large Scale Integration (VLSI) Systems, 15(12), 1303-1310. (SCI)en_US
dc.relation.urihttp://dx.doi.org/10.1109/TVLSI.2007.909801zh_TW
dc.titleOptimization of Pattern Matching Circuits for Regular Expression on FPGAen_US

Files

Collections